os/kernelhwsrv/kernel/eka/include/nkernsmp/x86/nk_plat.h
author sl
Tue, 10 Jun 2014 14:32:02 +0200
changeset 1 260cb5ec6c19
permissions -rw-r--r--
Update contrib.
sl@0
     1
// Copyright (c) 2007-2009 Nokia Corporation and/or its subsidiary(-ies).
sl@0
     2
// All rights reserved.
sl@0
     3
// This component and the accompanying materials are made available
sl@0
     4
// under the terms of the License "Eclipse Public License v1.0"
sl@0
     5
// which accompanies this distribution, and is available
sl@0
     6
// at the URL "http://www.eclipse.org/legal/epl-v10.html".
sl@0
     7
//
sl@0
     8
// Initial Contributors:
sl@0
     9
// Nokia Corporation - initial contribution.
sl@0
    10
//
sl@0
    11
// Contributors:
sl@0
    12
//
sl@0
    13
// Description:
sl@0
    14
// e32\include\nkernsmp\x86\nk_plat.h
sl@0
    15
// 
sl@0
    16
// WARNING: This file contains some APIs which are internal and are subject
sl@0
    17
//          to change without notice. Such APIs should therefore not be used
sl@0
    18
//          outside the Kernel and Hardware Services package.
sl@0
    19
//
sl@0
    20
sl@0
    21
/**
sl@0
    22
 @file
sl@0
    23
 @internalComponent
sl@0
    24
*/
sl@0
    25
sl@0
    26
#ifndef __NK_X86_H__
sl@0
    27
#define __NK_X86_H__
sl@0
    28
#include <nk_cpu.h>
sl@0
    29
sl@0
    30
// TSubScheduler member data
sl@0
    31
#define	i_IrqCount			iExtras[9]		// count of interrupts handled
sl@0
    32
#define	i_ExcInfo			iExtras[10]		// pointer to exception info for crash debugger
sl@0
    33
#define	i_CrashState		iExtras[11]		// 0=normal, 1=this CPU faulted, 2=this CPU has received an NMI and halted
sl@0
    34
#define	i_APICID			iExtras[12]		// Local APIC ID for this CPU (starts at -1)
sl@0
    35
#define	i_IrqNestCount		iExtras[13]		// IRQ nest count for this CPU (starts at -1)
sl@0
    36
#define	i_IrqStackTop		iExtras[14]		// Top of IRQ stack for this CPU
sl@0
    37
#define	i_Tss				iExtras[15]		// Address of TSS for this CPU
sl@0
    38
#define	i_TimerMultF		iExtras[16]		// Timer frequency / Max Timer frequency * 2^32
sl@0
    39
#define	i_TimerMultI		iExtras[17]		// Max Timer frequency / Timer frequency * 2^24
sl@0
    40
#define	i_CpuMult			iExtras[18]		// CPU frequency / Max CPU frequency * 2^32
sl@0
    41
#define	i_TimestampOffset	iExtras[20]		// 64 bit value to add to CPU TSC to give NKern::Timestamp()
sl@0
    42
#define	i_TimestampOffsetL	iExtras[20]		// 
sl@0
    43
#define	i_TimestampOffsetH	iExtras[21]		// 
sl@0
    44
sl@0
    45
// TScheduler member data
sl@0
    46
#define	i_TimerMax		iExtras[16]		// Maximum per-CPU timer frequency (after prescaling)
sl@0
    47
sl@0
    48
#define CRASH_IPI_VECTOR			0x27
sl@0
    49
#define RESCHED_IPI_VECTOR			0x28
sl@0
    50
#define TIMESLICE_VECTOR			0x29
sl@0
    51
#define GENERIC_IPI_VECTOR			0x2A
sl@0
    52
#define TRANSFERRED_IRQ_VECTOR		0x2E
sl@0
    53
#define SPURIOUS_INTERRUPT_VECTOR	0x2F
sl@0
    54
sl@0
    55
extern "C" TSubScheduler* SubSchedulerLookupTable[256];		// look up subscheduler from APIC ID
sl@0
    56
sl@0
    57
#define IRQ_STACK_SIZE	1024
sl@0
    58
sl@0
    59
//#define __SCHEDULER_MACHINE_CODED__
sl@0
    60
//#define __DFC_MACHINE_CODED__
sl@0
    61
//#define __MSTIM_MACHINE_CODED__
sl@0
    62
//#define __PRI_LIST_MACHINE_CODED__
sl@0
    63
//#define __FAST_SEM_MACHINE_CODED__
sl@0
    64
//#define __FAST_MUTEX_MACHINE_CODED__
sl@0
    65
sl@0
    66
class TX86RegSet;
sl@0
    67
class NThread : public NThreadBase
sl@0
    68
	{
sl@0
    69
public:
sl@0
    70
	TInt Create(SNThreadCreateInfo& anInfo, TBool aInitial);
sl@0
    71
	inline void Stillborn()
sl@0
    72
		{}
sl@0
    73
	void GetUserContext(TX86RegSet& aContext, TUint32& aAvailRegMask);
sl@0
    74
	void SetUserContext(const TX86RegSet& aContext, TUint32& aRegMask);
sl@0
    75
	void GetSystemContext(TX86RegSet& aContext, TUint32& aAvailRegMask);
sl@0
    76
	void CompleteContextSave();
sl@0
    77
public:
sl@0
    78
	TUint64	iCoprocessorState[64];	// state of FPU, SSE, SSE2
sl@0
    79
	};
sl@0
    80
sl@0
    81
__ASSERT_COMPILE(!(_FOFF(NThread,iCoprocessorState)&7));
sl@0
    82
sl@0
    83
sl@0
    84
// Positions of registers on stack, relative to saved SP
sl@0
    85
struct SThreadReschedStack
sl@0
    86
	{
sl@0
    87
	TUint32 iCR0;
sl@0
    88
	TUint32 iReschedFlag;
sl@0
    89
	TUint32 iEip;
sl@0
    90
	TUint32 iReason;
sl@0
    91
	};
sl@0
    92
sl@0
    93
// Registers pushed on stack for all exceptions other than slow exec
sl@0
    94
struct SThreadExcStack
sl@0
    95
	{
sl@0
    96
	TUint32	iEcx;
sl@0
    97
	TUint32	iEdx;
sl@0
    98
	TUint32	iEbx;
sl@0
    99
	TUint32	iEsi;
sl@0
   100
	TUint32	iEdi;
sl@0
   101
	TUint32	iEbp;
sl@0
   102
	TUint32	iEax;
sl@0
   103
	TUint32	iDs;
sl@0
   104
	TUint32	iEs;
sl@0
   105
	TUint32	iFs;
sl@0
   106
	TUint32	iGs;
sl@0
   107
	TUint32	iVector;
sl@0
   108
	TUint32	iError;
sl@0
   109
	TUint32	iEip;
sl@0
   110
	TUint32	iCs;
sl@0
   111
	TUint32	iEflags;
sl@0
   112
	TUint32	iEsp3;		// only if iCs does not indicate CPL=0
sl@0
   113
	TUint32	iSs3;		// only if iCs does not indicate CPL=0
sl@0
   114
	};
sl@0
   115
sl@0
   116
// Registers pushed on stack for slow exec
sl@0
   117
struct SThreadSlowExecStack
sl@0
   118
	{
sl@0
   119
	TUint32	iEcx;
sl@0
   120
	TUint32	iEdx;
sl@0
   121
	TUint32	iEbx;
sl@0
   122
	TUint32	iEsi;
sl@0
   123
	TUint32	iEdi;
sl@0
   124
	TUint32	iEbp;
sl@0
   125
	TUint32	iEax;
sl@0
   126
	TUint32	iDs;
sl@0
   127
	TUint32	iEs;
sl@0
   128
	TUint32	iFs;
sl@0
   129
	TUint32	iGs;
sl@0
   130
	TUint32	iArgs[8];	// space for extra arguments copied from user side
sl@0
   131
	TUint32	iVector;
sl@0
   132
	TUint32	iError;
sl@0
   133
	TUint32	iEip;
sl@0
   134
	TUint32	iCs;
sl@0
   135
	TUint32	iEflags;
sl@0
   136
	TUint32	iEsp3;		// only if iCs does not indicate CPL=0
sl@0
   137
	TUint32	iSs3;		// only if iCs does not indicate CPL=0
sl@0
   138
	};
sl@0
   139
sl@0
   140
// Top of stack after thread creation for threads with parameter block passed
sl@0
   141
// by value.
sl@0
   142
struct SThreadStackStub
sl@0
   143
	{
sl@0
   144
	enum {EVector=0xffffffffu};
sl@0
   145
	TLinAddr iPBlock;	// pointer to parameter block
sl@0
   146
	TUint32	iVector;
sl@0
   147
	TUint32	iError;
sl@0
   148
	TUint32	iEip;
sl@0
   149
	TUint32	iCs;
sl@0
   150
	TUint32	iEflags;
sl@0
   151
	};
sl@0
   152
sl@0
   153
// Stack structure at thread creation either at top of stack (if parameter block
sl@0
   154
// passed by reference) or below parameter block if passed by value.
sl@0
   155
struct SThreadInitStack
sl@0
   156
	{
sl@0
   157
	enum {EVector=0xfffffffeu};
sl@0
   158
	SThreadReschedStack		iR;
sl@0
   159
	SThreadExcStack			iX;
sl@0
   160
	};
sl@0
   161
sl@0
   162
sl@0
   163
extern "C" {
sl@0
   164
GLREF_D TLinAddr X86_IrqHandler;
sl@0
   165
GLREF_D SCpuIdleHandler CpuIdleHandler;
sl@0
   166
GLREF_D TUint32 X86_CPUID;
sl@0
   167
GLREF_D TBool X86_UseGlobalPTEs;
sl@0
   168
GLREF_D TUint64 DefaultCoprocessorState[64];
sl@0
   169
}
sl@0
   170
sl@0
   171
/** Ensure the ordering of explicit memory writes
sl@0
   172
sl@0
   173
	On x86 this is a no-op
sl@0
   174
*/
sl@0
   175
#define	wmb()
sl@0
   176
#define	smp_wmb()	wmb()
sl@0
   177
sl@0
   178
/** Ensure the ordering of explicit memory accesses
sl@0
   179
sl@0
   180
	On x86 any instruction with the LOCK prefix does this
sl@0
   181
*/
sl@0
   182
#ifdef __GCC32__
sl@0
   183
#define	mb()	__asm__ __volatile__("lock add dword ptr [esp], 0" : : : "memory")
sl@0
   184
#else
sl@0
   185
#define	mb()	do { _asm lock add dword ptr [esp], 0 } while (0)
sl@0
   186
#endif
sl@0
   187
#define smp_mb()	mb()
sl@0
   188
sl@0
   189
sl@0
   190
sl@0
   191
// End of file
sl@0
   192
#endif